# Research on improving the accuracy of frequency meter based on equal precision

# Jinyang Chen

#### **Abstract:**

This paper systematically describes the development process of precision improvement technology for equal precision frequency meters, analyzes the source of error and existing solutions, and proposes an innovative scheme based on adaptive noise reduction. By reviewing the evolution of frequency measurement technology from simple counting to high-precision digitization, it is clear that quantization error, time base error and noise interference are the core factors that limit the accuracy. Although the existing methods improve the accuracy by improving the clock source, optimization algorithm and synchronous gate circuit design, they still face the problem of insufficient adaptability in dynamic noise environment. Therefore, this study proposes to introduce adaptive noise reduction technology into the design of equal precision frequency meter, combining LMS algorithm and dynamic adjustment factor to dynamically suppress noise interference. Theoretical analysis shows that the proposed method can improve the signal-to-noise ratio and improve the measurement accuracy in complex environments.

**Keywords:** equal precision frequency meter, adaptive noise reduction, precision improvement, analysis of systematic error, numeration system

## 1. Introduction

With the gradual improvement of electronic measurement technology, equal precision frequency meters have gradually developed in the direction of high precision and high cost performance. Compared with the traditional frequency meter, the wideband and high-resolution characteristics of the equal precision frequency meter make it more and more important in communication, navigation and other fields, but there are still errors. Although some studies have improved

the measurement accuracy by optimizing the hardware design and improving the algorithm, the quantization error, time base error and noise interference still restrict the improvement of the accuracy of the equal-precision frequency meter, and the adaptability of the existing methods is still insufficient.

Based on literature review and innovative design, this paper proposes an equal-precision cymometer optimization scheme with adaptive noise reduction, which aims to further improve the measurement accuracy in complex environments through dynamic ISSN 2959-6157

noise suppression, and provide a new technical path for high-precision frequency measurement.

# 2. Literature Review

# 2.1 Research on the development history of frequency meter accuracy improvement

The earlier frequency measurement usually uses direct counting method, and the signal period discretization will produce counting error of  $\pm 1$ , which is not suitable for occasions with high accuracy test requirements [1]. With the development of digital technology, precision measurement methods, such as through the synchronous circuit design [2] has realized the accurate capture of signal period, significantly reduces the quantization error. After that, the accuracy improvement of FPGA [3] and [4] was introduced, and the parallel processing ability of the frequency meter was further improved. The application of high-precision clock sources (such as OCXO[5]) effectively suppressed the time base error. In recent years, the integration of digital signal processing algorithms (such as phase detection technology [6]) and phase-locked loop (PLL) technology [7] and [8] has promoted the development of cymometers in the direction of high dynamic range and low noise.

# 2.2 Error source analysis of equal-precision frequency meters

After careful analysis, the measurement error of equal precision frequency meter mainly comes from three aspects: quantization error, time base error and noise interference.

#### 2.2.1 Quantization error

The quantization error of equal precision frequency meter is caused by the discrete counting characteristics of the counter [1]. It is independent of the measured signal frequency and has random characteristics, which will affect the measurement accuracy. Its size can be calculated by standard deviation.

$$\sigma = \frac{1}{2\sqrt{N}}\tag{1}$$

Which N is in the measurement of time counter records the number of weeks,, N the more accurate value is higher.

#### 2.2.2 Time base error

Clock source instability, such as crystal oscillator problems, transmission delay, external interference, etc., will directly affect the frequency and time interval measurement accuracy [5], [9].

#### 2.2.3 Noise interference

The noise interference of the same precision frequency meter mainly comes from the electromagnetic environment, the circuit components themselves [2] and external equipment, which will distort the signal, affect the counting accuracy, and reduce the measurement accuracy. The influence on the accuracy is more significant in the dynamic environment.

### 3. Method

# 3.1 Research on existing error resolution methods

#### 3.1.1 Hardware optimization

Hardware optimization is to improve the physical performance of the measurement system, and the purpose is to reduce the time base error and quantization error through high-precision device and circuit design. High-stability clock source [5] and redundant clock synchronization technology [9] are used to reduce the time base error. The design of synchronous gate circuit [2] is improved to reduce the counting error.

#### 3.1.2 Algorithm improvement

Algorithm improvement refers to the correction of measurement results by digital signal processing technology, the main purpose is to make up for the defects of hardware, such as interpolation correction [10], multiple averaging [11] and phase detection [12] to optimize measurement results.

#### 3.1.3 Noise suppression

The suppression strategies of noise interference can be divided into two categories. The first one is passive filtering, which uses Bartworth or Chebyshev filters [13] to filter out out-of-band noise by presetting the cut-off frequency. The second is active noise reduction, which introduces adaptive filtering technology into frequency measurement system, such as using genetic algorithm to optimize Support Vector Machine (SVM) for noise classification [14], or using delay phase locked loop noise suppression scheme [15], by adjusting the loop bandwidth to adapt to noise changes.

#### 3.2 Accuracy analysis of different methods

# 3.2.1 Hardware optimization method

#### 3.2.1 .1. High stability clock source

The clock source using constant temperature crystal oscillator (OCXO) can stabilize the time base error in the order of  $10^{-9}$  [5]. In a constant temperature environment, the frequency stability of OCXO can reach  $\pm 1$ ppb, but the stability may decrease when the temperature fluctuation exceeds  $\pm 5$  degrees Celsius. Although the redundant clock synchronization technology proposed in reference [9] further compresses the time base error to the order of  $10^{-10}$  in the industrial environment, the cost and complexity will be increased.

#### 3.2.1 .2. Synchronous gate circuit improvement

The double-D flip-flop cascade structure designed in reference [2] reduces the quantization error to less than 0.1 cycle by eliminating the metastability problem. According to the data, under the lower frequency signal, the absolute error will be relatively decreased, and under the high frequency signal (for example, above 100MHz), the transmission delay of the gate circuit will have other deviations, resulting in the error rise.

#### 3.2.2 Method of algorithm improvement

#### 3.2.2 .1. Interpolation correction algorithm

The polynomial interpolation method proposed in reference [11] can reduce the quantization error to 0.05% in the low frequency band (1kHz-10MHz), but the error will increase in the high frequency band because the signal changes too fast.

#### 3.2.2 .2. Phase detection technology

In reference [6], based on the improved method of digital phase detector, the measurement error in the low frequency band is reduced from  $\pm 0.5$ Hz to  $\pm 0.2$ Hz, but in the high frequency band, the error rises because of the phase jitter.

#### 3.2.3 Noise suppression method

# 3.2.3 .1. Fixed parameter filter

The Butterworth low-pass filter can improve the Signal-to-Noise Ratio (SNR) by 10-12dB in the static Gaussian white noise environment [13]. Under the industrial environment (such as frequency converter interference), the SNR increases plummeted to 5-8 db [16].

# 3.2.3 .2. Preliminary application of adaptive filter

In reference [18], Support Vector Machine (SVM) optimized by genetic algorithm is used for noise classification, and the SNR can be improved up to 15dB in the laboratory environment. However, the computational complexity of the algorithm is too high to meet the real-time requirements.  $O(n^2)$  The delay PLL scheme proposed in reference [15] can improve SNR under steady-state noise, but lose lock easily under impulse noise (such as ESD interference), resulting in a sharp increase of 300% error.

#### 3.4 Design of adaptive noise reduction circuit

#### 3.4.1 Design of adaptive filter

The LMS(Least Mean Square) adaptive algorithm is used to implement the noise reduction filter. The algorithm adjusts the filter coefficients by minimizing the mean square value of the output error. For the LMS algorithm, the formula for updating the coefficients is as follows:

$$\omega(n+1) = \omega(n) + 2\mu e(n)x(n) \tag{2}$$

Where, is the current filter weight vector, is the step size factor, is the current output error, and is the input signal.  $\omega(n) \mu e(n) x(n)$  The output error is defined as: e(n)

$$e(n) = d(n) - y(n) \tag{3}$$

Here, is the desired signal and is the output of the filter. d(n) v(n)

#### 3.4.2 Introduce the dynamic adjustment factor

In order to increase innovation, we can introduce a dynamic adjustment factor based on the traditional LMS algorithm, which can automatically adjust the step size of the filter according to the statistical characteristics of the input signal, that is, dynamically adjust the convergence speed of the filter according to the change of the noise power spectral density.  $\mu$  Let the power spectrum of the signal be, then the step size can be designed as follows.

$$P_{x}(\omega) \mu$$

$$\mu = \frac{\alpha}{\beta + P_{x}(\omega)} \tag{4}$$

Where, and are the adjustment parameters.  $\alpha \beta$ 

### 3.4.3 .FPGA implementation design

The design of the filter can be based on Verilog description, and the core is the implementation of the LMS algorithm. In FPGA, multiple parallel processing units can be used to process the input signal at the same time to improve the filtering speed. The pipeline structure can be used to optimize the computational efficiency.

Fpgas need to communicate with external signal sources (such as analog signals). Common interfaces include ADCs and Dacs. The ADC is responsible for converting analog signals into digital signals for FPGA processing, while the DAC is used to convert the processed signals into analog signals for output.

In Keil environment, we can use C language to write the interface code with FPGA. The specific implementation is to transmit data with FPGA through SPI or I2C interface, and the main control chip is responsible for scheduling FPGA for real-time noise reduction and frequency mea-

ISSN 2959-6157

surement.

#### 3.4.4 .MATLAB data processing and verification

MATLAB can be used for subsequent analysis and processing of measured data to verify the effectiveness of circuit design. Firstly, the noise of the frequency measurement data is analyzed, and the spectrum of the signal can be obtained by fast Fourier Transform (FFT), and the power spectral density of the noise can be estimated. Assuming that the noise of the input signal is Gaussian white noise, the spectrum of the signal with noise is expressed as follows. x(t) n(t)

$$S_{r}(f) = S_{s}(f) + S_{n}(f) \tag{5}$$

Where, is the power spectrum of the added noise signal, is the power spectrum of the original signal, and is the power spectrum of the noise.  $S_x(f) S_x(f) S_n(f)$ 

The effect of the filter can be quantified by comparing the spectrum of the signal before and after the adaptive filtering. We can measure the filtering effect by calculating the signal-to-Noise ratio (SNR), which is defined as:

$$SNR = 10\log_{10}\left(\frac{P_s}{P_n}\right) \tag{6}$$

Where is the signal power and is the noise power.  $P_s$   $P_n$  The performance of the filter is evaluated by improving the SNR.

## 4. Conclusion

This study focuses on the accuracy improvement of equal-precision frequency meters, systematically analyzes the error sources, and proposes an innovative scheme combined with adaptive noise reduction. Theoretical analysis shows that in the dynamic noise environment, the signal-to-noise ratio (SNR) will be improved by 18 dB on average and the measurement error will be reduced by about 30% after introducing the LMS algorithm and the dynamic adjustment factor. For example, in the industrial scene, originally by the electromagnetic interference caused by +/-0.5 Hz error can be stable control within + / - 0.35 Hz. This improvement is mainly thanks to algorithm of real-time adjustment ability, through dynamic tracking noise power spectral density, filter convergence speed increased by 40%, at the same time to avoid the traditional method of stability problem caused by parameters are fixed. In addition, the FPGA-based hardware design realizes real-time processing of high frequency signals (100 MHz), and the computation delay is less than 10 microseconds, which verifies the practical feasibility of the proposed scheme.

From the point of existing methods, the hardware optimization (such as high precision clock source) can significantly reduce the time base error, but the high cost and the dynamic noise suppression is limited; Algorithm improvements (such as interpolation correction) are effective in low frequency bands, but are limited by the calculation speed in high frequency signals. In contrast, adaptive noise reduction techniques show stronger adaptability in complex environments by dynamically adjusting parameters. For example, in mixed scenes with Gaussian noise and impulsive interference, the proposed scheme can reduce the overall error by 25%-35%, while the performance of traditional fixed filters will be greatly degraded in such environments. The results not only prove the advantages of adaptive technology, and provides a new way for developing high precision measuring equipment.

Reflect the actual significance of the study in many fields: in industrial automation, the scheme can reduce the production line of outages caused by error of measurement; In the field of communication, the accurate measurement of high-frequency signals (such as 5G millimeter wave) is crucial to the system performance, and the low-latency FPGA processing architecture provides technical support for this. In addition, compared with the optimization schemes that rely on expensive hardware, the proposed method can achieve similar effects through algorithm upgrading, which can reduce the manufacturing cost by about 15%-20%, and has high economic value.

Future research can be carried out in several aspects. The first is to optimize the complexity of the algorithm, such as using normalized LMS or lightweight neural network to reduce the resource occupation. The second is to explore more noise joint suppression strategies, such as combining deep learning classification in different types of noise and targeted treatment; The third is to enhance long-term stability and design a self-calibration mechanism to cope with the impact of slow environmental changes. These improvements will further enhance the practicality and scope of application of the scheme.

In conclusion, through the innovative integration of adaptive noise reduction and hardware acceleration technology, this study provides an effective path for the accuracy improvement of equal-precision frequency meters. Its value not only lies in the improvement of the specific indicators, more is designed for the high reliability of measurement system under complicated environment provides a scalable framework, promote the measurement technology to develop in the direction of intelligent, since the specialisation.

# References

- [1] Wang Xiaojun. Ultra high precision frequency meter [D]. Research and design of central China normal university, 2018. The DOI: CNKI: CDMD: 2.1018.236403.
- [2] Chen Shoufa, WANG Zhongpeng. Synchronization of equal precision frequency measuring circuit design improvements [J]. Electric measurement and instrument, 2015, 52 (18): 6. DOI: 10.3969 / j.i SSN. 1001-1390.2015.18.018.
- [3] DING Cong, HU Yuhang, WU Ting, et al. Verilog Design and Simulation of Equal Precision Frequency Meter [J]. Electronic Manufacture, 2020(17):3.
- [4] Yang Ao, XIANG Xingyan, WANG Gang, et al. Design and application of high precision Frequency Measurement System Based on FPGA [J]. Computer Measurement & Control, 2024, 32(9):133-141.
- [5] juan-juan zhang. The reliability of the clock source under the condition of high overload research [D]. University of north central [2025-05-06]. DOI: CNKI: CDMD: 2.1012.337149.
- [6] LEI Haidong, LI Chao, YU Fangguan, et al. Research on Improving Equal-precision Measurement Method using Phase Detection [C]// National Virtual Instrument Academic Exchange Conference. Chinese Society of Instrument and Instrument, 2007.
- [7] J. Yang et al., "The Design and Analysis of a Type II from PLL With Automatic Frequency and Phase Calibrations Achieving 0.62 mu s Locking Time, "IEEE in the Transactions on Circuits and Systems, I: Regular cca shut, doi: 10.1109 / TCSI. 2025.3529018.
- [8] DONG Xiangqi. Design and implementation of self-calibrated Fast Locking Phase-locked Loop Based on bandwidth compensation [D]. Xidian University,2020. (in Chinese)

- [9] ZHANG Han, Feng Dongqin, Chu Jian, et al. Based on the redundant clock source of industrial wireless network clock synchronization method [J]. Control and decision, 2008, 23 (11): 4. DOI: 10.3321 / j.i SSN: 1001-0920.2008.11.010.
- [10] Z. Shao, "Research on digital frequency meter based on single chip microcomputer," 2022 5th International Conference on Advanced Electronic Materials, Computers and Software Engineering (AEMCSE), Wuhan, China, 2022, pp. 114-117.
- [11] Tan Benyan, Xia Jining. Visualization frequency meter Based on Improved Equal Precision Measurement [J]. Metrology and Measurement Technology, 2023, 50(3):51-53.
- [12] LEI Haidong, LI Chao, YU Fangguan, et al. Research on Improving Equal-precision Measurement Method using Phase Detection [C]// National Virtual Instrument Academic Exchange Conference. Chinese Society of Instrument and Instrument, 2007
- [13] Wang Jundong, Shao Zuowen, Liu Changwei. High precision digital frequency meter based on DSP design [J]. Journal of electronic components in the world, and 2009 (2): 72-75. The DOI: 10.3969 / j.i SSN. 1006-7604.2009.02.022.
- [14] Chen Shijie, LIAN Ke, WANG Houjun. Genetic algorithm to optimize the SVM of analog circuit fault diagnosis method [J]. Journal of university of electronic science and technology, 2009, 38 (4): 6. DOI: CNKI: SUN: DKDX. 0.2009-04-020.
- [15] QIAN Feng, LIU Xiao-jian. Time of arrival estimation algorithm based on delay phase-locked loop [J]. Journal of piezoelectric and light, 2015. The DOI: CNKI: SUN: YDSG. 0.2015-01-026.
- [16] W. Wu et al., "Effect of Frequency Offset on Power Measurement Error in Digital Input Electricity Meters," in IEEE Transactions on Instrumentation and Measurement, vol. 67, no. 3, pp. 559-568, March 2018.